



# Article A Novel 4H-SiC MESFET with a Heavily Doped Region, a Lightly Doped Region and an Insulated Region

Hujun Jia \*, Mengyu Dong 🗅, Xiaowei Wang, Shunwei Zhu 🗅 and Yintang Yang

School of Microelectronics, Xidian University, Xi'an 710071, China; mengyudong@stu.xidian.edu.cn (M.D.); boywangxw@126.com (X.W.); swzhu@stu.xidian.edu.cn (S.Z.); ytyang@xidian.edu.cn (Y.Y.) \* Correspondence: hjjia@mail.xidian.edu.cn; Tel.: +86-029-8820-2562

**Abstract:** A novel 4H-SiC MESFET was presented, and its direct current (DC), alternating current (AC) characteristics and power added efficiency (PAE) were studied. The novel structure improves the saturation current ( $I_{dsat}$ ) and transconductance ( $g_m$ ) by adding a heavily doped region, reduces the gate-source capacitance ( $C_{gs}$ ) by adding a lightly doped region and improves the breakdown voltage ( $V_b$ ) by embedding an insulated region (Si<sub>3</sub>N<sub>4</sub>). Compared to the double-recessed (DR) structure, the saturation current, the transconductance, the breakdown voltage, the maximum oscillation frequency ( $f_{max}$ ), the maximum power added efficiency and the maximum theoretical output power density ( $P_{max}$ ) of the novel structure is increased by 24%, 21%, 9%, 11%, 14% and 34%, respectively. Therefore, the novel structure has excellent performance and has a broader application prospect than the double recessed structure.

**Keywords:** SiC; Metal-Semiconductor Field Effect Transistor (MESFET); heavily doped region; power added efficiency (PAE)

# 1. Introduction

The third-generation semiconductor is the development trend of the semiconductor. The third-generation semiconductor material is mainly divided into silicon carbide and gallium nitride. Silicon carbide is more suitable as a substrate material. Compared to the first- and second-generation semiconductors, it has a higher breakdown voltage, wider band gap, higher electrical conductivity and thermal conductivity, and will replace the previous two generations of semiconductor materials in some fields, such as high temperature, high pressure, high power, high frequency, etc. [1–3]. Due to the lack of large-size single crystals of gallium nitride, the main forms of the third-generation semiconductor materials are silicon carbide-based silicon carbide epitaxial devices, silicon carbide from the advantages of silicon carbide materials, silicon carbide-based MESFETs have better performance than silicon-based and gallium arsenide-based devices [5].

In addition, since the depletion layer isolates the carriers from the surface of the device during the operation of the MESFETs, the surface of the device has a relatively small effect on the carriers. Therefore, compared with the MOSFETs, the MESFETs have higher saturated electron mobility, higher current, greater transconductance and transmission frequency [6]. Therefore, the application of 4H-SiC MESFET in the fields of high temperature, high voltage, high frequency and high power has received extensive attention. How to improve the performance of 4H-SiC MESFET has become a challenge. Methods such as adding field plates [7], improving gate structure [8–10] and improving channel structure [11–14] have been used to improve the performance of devices. With the continuous reduction in device size, the requirements of device design for power consumption and efficiency become increasingly higher. In recent years, how to improve the PAE of devices without significantly sacrificing DC and AC characteristics has gradually become an important topic [15–17].



Citation: Jia, H.; Dong, M.; Wang, X.; Zhu, S.; Yang, Y. A Novel 4H-SiC MESFET with a Heavily Doped Region, a Lightly Doped Region and an Insulated Region. *Micromachines* 2021, *12*, 488. https://doi.org/ 10.3390/mi12050488

Academic Editor: Stephen Edward Saddow

Received: 30 March 2021 Accepted: 22 April 2021 Published: 26 April 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). In this work, we propose a novel 4H-SiC MESFET with a heavily doped region, a lightly doped region and an insulated region. Due to the existence of a lightly doped region, heavily doped region and insulated region, the  $I_{dsat}$ ,  $V_b$ ,  $P_{max}$  and  $f_{max}$  of the novel structure are greater than those of the DR structure [18]. We also explore the maximum PAE of the devices.

# 2. Device Structure and Simulation Methods

Figure 1 shows the cross-sectional views of the DR structure and the novel structure. Compared to traditional DR structure, in addition to the substrate, buffer and channel layer, the novel structure also has an additional heavily doped region, a lightly doped region and an insulated region in the channel. Table 1 shows the structure parameters of the devices.







Figure 1. Cross-sectional diagrams of (a) the DR structure and (b) the proposed structure.

| Parameter                      | Value                             |
|--------------------------------|-----------------------------------|
| Thickness of source/drain      | 0.2 μm                            |
| Length of source/drain         | 0.5 μm                            |
| Doping of source/drain         | $1	imes 10^{20}~\mathrm{cm}^{-3}$ |
| Doping of channel              | $3	imes 10^{17}~\mathrm{cm}^{-3}$ |
| Thickness of buffer            | 0.5 μm                            |
| Doping of buffer               | $1.4	imes10^{15} mcm^{-3}$        |
| Doping of lightly doped region | $1	imes 10^{15}~\mathrm{cm}^{-3}$ |
| Doping of heavily doped region | $5	imes 10^{19}~{ m cm}^{-3}$     |
| L <sub>1</sub>                 | 0.2 μm                            |
| L <sub>2</sub>                 | 0.2 μm                            |
| $L_3$                          | 0.8 μm                            |
| $L_4$                          | 0.5 μm                            |
| d <sub>1</sub>                 | 0.06 µm                           |
| d <sub>2</sub>                 | 0.1 μm                            |

Table 1. Structure parameters of the devices.

The novel structure can be made using similar processes to those reported in [19]. The heavily doped region and lightly doped region can be formed by ion implantation and activation processes. The fabrication of the insulated region can refer to the process steps described in [10]. First, the location of the metal gate and insulating area is created by etching; then, the oxide layer is grown on the surface and the silicon nitride is etched and deposited by using a mask, and finally, the metal gate is manufactured by a similar method.

Two-dimensional numerical simulation of these structures was carried out by ISE-TCAD software. As the process of SiC material in ADS software is not perfect at present, while the process of GaAs material is mature, we fit the model of SiC MESFET by modifying the model parameters of GaAs MESFET, so that it could better reflect the trend of power added efficiency of devices. After the device model is established, it needs to be verified, and the "ads\_templates: FET\_curve\_tracer" module in ADS was used to measure its IV characteristics; the measurement results were compared with those in ISE-TCAD. The results are shown in Figure 2. It can be seen that the IV characteristic curve of devices in ADS is in good agreement with that in ISE-TCAD. Therefore, we used the EE\_FET3 model of nonlinear GaAsFET model in ADS, modified the existing model according to the data obtained from simulation and used "Load Pull-PAE, Output Power Contours" in Power Amplifier Examples to measure the power added efficiency [15].



Figure 2. Comparison of simulation data in ISE and ADS on output current.

## 3. Simulation Results and Discussion

Figure 3 shows the I-V characteristics of the novel structure and the DR structure. The gate bias voltages ( $V_{gs}$ ) of these curves in the figure are -9 V, -6 V, -3 V and 0 V, respectively. It can be calculated that the  $I_{dsat}$  of the novel structure is about 24% greater than the  $I_{dsat}$  of the DR structure, due to the existence of heavily doped region. The heavily doped region provides more carriers for the device to have a larger saturation current, which means greater output power and better output characteristics.



**Figure 3.** Evolution of drain current ( $I_d$ )as a function of drain-source voltage ( $V_{ds}$ ) for the proposed structure and DR structure.

Breakdown voltage is an important parameter for MESFET devices, which limits  $P_{max}$  and applications of the devices. Figure 4 shows the breakdown performance of the two structures under the condition of  $V_{gs} = V_t$ . The variation of drain current and gate current ( $I_g$ ) with the increase in  $V_{ds}$  is shown in the figure. Studies show that breakdown is caused by the accumulation of the electric field of the device [20]. With the increase in  $V_{ds}$ , the maximum electric field increases continuously, which makes the carriers accelerate and collide with each other seriously. Finally, the device is broken down due to the large increase in carriers [10]. It can be found that the breakdown performance of the novel structure is better in contrast with the DR structure, because the insulation region improves the electric field distribution in the device, as shown in Figure 5.



Figure 4. Breakdown performance of the proposed structure and DR structure.



Figure 5. Potential distribution of the (a) DR structure and (b) proposed structure.

The output power density was greatly improved due to the increase in  $I_{dsat}$  and Vb. The calculation expression for its maximum theoretical output power density is as follows [21]:

$$P_{max} = \frac{I_{dsat}(V_b - V_{keen})}{8}$$
(1)

where  $I_{dsat}$  is the saturated drain current under the conditions of  $V_{gs} = 0$  V and  $V_{ds} = 40$  V, and  $V_{knee}$  is the knee voltage. The  $P_{max}$  of the DR structure is 5.8 W/mm and the  $P_{max}$  of the novel structure is 7.8 W/mm. It can be seen that the  $P_{max}$  is increased by about 34%.

DC transconductance reflects the relationship between gate voltage and drain-source current. The larger the DC transconductance, the stronger the gate control capability. The relationship between the DC transconductance of these two structures and the gate voltage at  $V_{ds} = 40$  V and  $V_{ds} = 1$  V is shown in Figure 6. As shown in the figure, the DC transconductance of the novel structure is greater than the DC transconductance of the DR structure. Compared to the DR structure, the DC transconductance of the novel structure is increased by 21%.

The gate-source capacitance ( $C_{gs}$ ) is a significant parameter closely related to the AC characteristics. Additionally, the reduction in the  $C_{gs}$  can increase the  $f_T$  of the device. Under the condition of  $V_{ds} = 40$  V and  $V_{gs} = 0$  V, the relationship between  $C_{gs}$  and frequency of DR structure and novel structure is shown in Figure 7. As can be seen, the  $C_{gs}$  of the novel structure increases by 22% compared to the DR structure. The cut-off frequency is given by the following formula [22]:

$$f_{\rm T} = \frac{g_{\rm m}}{2\pi C_{\rm gs}} \tag{2}$$

where  $g_m$  is the DC transconductance. Although the increase in  $C_{gs}$  will decrease the  $f_T$ , the increase of DC transconductance will increase the  $f_T$ . Finally, the  $f_T$  of the novel structure is only reduced by 1% compared to the DR structure.



**Figure 6.** Relationship between gm and  $V_{gs}$  for the proposed structure and DR structure at  $V_{ds}$  = 40 V and  $V_{ds}$  = 1V.



**Figure 7.** Relationship between  $C_{gs}$  and frequency for the proposed structure and DR structure at  $V_{gs} = 0$  V and  $V_{ds} = 40$  V.

Figure 8 shows the relationship between the simulated unilateral power gain and frequency of the two structures under the conditions of  $V_{gs} = 0$  V and  $V_{ds} = 40$  V. The maximum oscillation frequency is considered to be the frequency when the gain is zero. The  $f_{max}$  of the novel structure is 66.9 GHz, while the  $f_{max}$  of the DR structure is 60.5GHz. The formula for calculating the maximum oscillation frequency is as follows [22]:

$$f_{max} = \frac{f_T}{2} \sqrt{\frac{R_{ds}}{R_g}}$$
(3)

where  $R_{ds}$  is the drain-source resistance and  $R_g$  is the gate resistance. As the novel structure has a heavily doped region, the  $R_{ds}$  and  $R_g$  of the novel structure are smaller than those of

the DR structure, but the decrease proportion of the  $R_g$  is larger than that of the  $R_{ds}$ , so the  $f_{max}$  is increased. Therefore, the novel structure has better RF characteristics.



**Figure 8.** Relationship between unilateral power gain and frequency for the proposed structure and DR structure at  $V_{gs} = 0$  V and  $V_{ds} = 40$  V.

Power added efficiency is an important indicator in device design in recent years. Larger power added efficiency is more conducive to improving the power consumption of devices and is more in line with the concept of energy conservation and emission reduction. Power added efficiency is the increase in RF power produced by the amplifier, divided by the total DC input power [23]:

$$PAE = 100 \frac{(P_{out} - P_{in})}{P_{dc}}$$
(4)

where Pout is alternating current output power, Pin is alternating current input power and  $P_{dc}$  is direct current input power. The PAE versus the  $V_{ds}$  for the novel structure and DR structure is shown in Figure 9. It can be seen that the PAE curve of the novel structure is mostly above the PAE curve of the DR structure. Additionally, the PAE versus the RF input power for the DR structure and novel structure is shown in Figure 9. It can be seen that with the increase in the amplitude of the input signal, the amplifier enters the saturation state, and the output power begins to saturate, while the PAE and gain decrease. Therefore, with the increase in input power, the output power is finally saturated, which reduces the gain and the PAE [23]. From Figures 9 and 10, we calculated that the maximum PAE of the novel structure increased by 14% to 72.4% due to the increase in transconductance, compared to the DR structure. As the transconductance of the device increases, the AC gain of the device, the AC output voltage and the AC output current of the device increase, the AC output power of the device increases. In addition, the increase in transconductance makes the DC working current of the device increase and the DC input power of the device increase. However, the influence of increasing transconductance on the AC output power is higher than that on the DC input power. Therefore, the increase in the transconductance of the device increases the PAE of the device.



Figure 9. Relationship between PAE and V<sub>ds</sub> for the DR structure and proposed structure.



Figure 10. Relationship between PAE and P<sub>in</sub> for the DR structure and proposed structure.

#### 4. Conclusions

A novel 4H-SiC MESFET with a heavily doped region, a lightly doped region and an insulated region was presented, simulated and compared to the conventional DR structure. The DC and AC characteristics and PAE of the two structures were analyzed. The results show that the  $g_m$  of the novel structure is increased by 21%, the  $P_{max}$  of the novel structure is increased by 34% and the maximum PAE of the novel structure is increased by 14%, compared to those of the DR structure. Therefore, the device has better performance and has a more promising application in the microwave field. It is very suitable for use in radar transmitters. The reasonable application of this device can significantly increase the output power and power density of the radar transmitter, increase the working frequency and working frequency bandwidth.

**Author Contributions:** Project administration, H.J. and Y.Y.; writing—original draft preparation, M.D.; writing—review and editing, X.W.; software, S.Z. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work was supported by the National Natural Science Foundation of China (NSFC) under Grant No. 61671343.

**Conflicts of Interest:** The authors declare no conflict of interest.

### References

- 1. Codreanu, C.; Avram, M.; Carbunescu, E.; Iliescu, E. Comparison of 3C-SiC, 6H-SiC and 4H-SiC MESFETs performances. *Mater. Sci. Semicond. Process.* **2000**, *3*, 137–142. [CrossRef]
- Casady, J.B.; Johnson, R.W. Status of silicon carbide (SiC) as a wide-bandgap semiconductor for high-temperature applications: A review. J. Solid State Electron. 1996, 39, 1409–1422. [CrossRef]
- 3. Clarke, R.C.; Palmour, J.W. SiC microwave power technologies. J. Proc. IEEE 2002, 90, 987–992. [CrossRef]
- 4. Yu, H. Comparison between GaN and SiC for power switching transistor application. *IOP Conf. Ser. Mater. Sci. Eng.* **2020**, 738, 012003. [CrossRef]
- 5. Dimitrijev, S.; Han, J.; Moghadam, H.A.; Aminbeidokhti, A. Power-switching applications beyond silicon: Status and future prospects of SiC and GaN devices. *MRS Bull.* **2015**, *40*, 399–405. [CrossRef]
- 6. Jia, H.; Li, T.; Tong, Y.; Zhu, S.; Liang, Y.; Wang, X.; Zeng, T.; Yintang, Y. A novel 4H-SiC MESFET with symmetrical lightly doped drain for high voltage and high power applications. *Mater. Sci. Semicond. Process.* **2020**, *105*, 104707. [CrossRef]
- Deng, X.; Zhang, B.; Li, Z.; Chen, Z. Numerical analysis on the 4H-SiC MESFETs with a source field plate. *Semicond. Sci. Technol.* 2007, 22, 701–704. [CrossRef]
- 8. Cha, H.Y.; Thomas, C.I.; Koley, G.; Eastman, L.; Spencer, M. Reduced trapping effects and improved electrical performance in buried-gate 4H-SiC MESFETs. *IEEE Trans. Electron Devices* **2003**, *50*, 1569–1574.
- 9. Zhang, J.; Zhang, B.; Li, Z. Simulation of high-power 4H-SiC MESFETs with 3D tri-gate structure. *Electron. Lett.* 2007, 43, 692–694. [CrossRef]
- 10. Roustaie, Z.; Orouji, A.A. A novel 4H-SiC MESFET by lateral insulator region to improve the DC and RF characteristics. *Int. J. Electron.* **2018**, 105, 614–628. [CrossRef]
- 11. Zhang, X.-J.; Yang, Y.-T.; Duan, B.-X.; Chen, B.; Chai, C.-C.; Song, K. New 4H silicon carbide metal semiconductor field-effect transistor with a buffer layer between the gate and the channel layer. *Chin. Phys. B* **2012**, *21*, 419–425. [CrossRef]
- 12. Jia, H.; Tong, Y.; Li, T.; Zhu, S.; Liang, Y.; Wang, X.; Zeng, T.; Yang, Y. An improved 4H-SiC MESFET with a partially low doped channel. *Micromachines* **2019**, *10*, 555. [CrossRef] [PubMed]
- Zhang, J.; Luo, X.; Li, Z.; Zhang, B. Improved double-recessed 4H-SiC MESFETs structure with recessed source/drain drift region. *Microelectron. Eng.* 2007, 84, 2888–2891. [CrossRef]
- 14. Orouji, A.A.; Aminbeidokhti, A. A novel double-recessed 4H-SiC MESFET with partly undoped space region. *Superlattices Microstruct.* **2011**, *50*, 680–690. [CrossRef]
- 15. Jia, H.; Hu, M.; Zhu, S. An improved UU-MESFET with high power added efficiency. Micromachines 2018, 9, 573. [CrossRef]
- 16. Zhu, S.; Jia, H.; Wang, X.; Liang, Y.; Tong, Y.; Li, T.; Yintang, Y. Improved MRD 4H-SiC MESFET with high power added efficiency. *Micromachines* **2019**, *10*, 479. [CrossRef]
- 17. Jia, H.; Liang, Y.; Li, T.; Tong, Y.; Zhu, S.; Wang, X.; Zeng, T.; Yang, Y. Improved DRUS 4H-SiC MESFET with high Power added efficiency. *Micromachines* **2019**, *11*, 35. [CrossRef] [PubMed]
- 18. Zhu, C.L.; Rusli; Tin, C.C.; Zhang, G.H.; Yoon, S.F.; Ahn, J. Improved performance of SiC MESFETs using double-recessed structure. *Microelectron. Eng.* **2006**, *83*, 92–95. [CrossRef]
- 19. Andersson, K.; Sudow, M.; Nilsson, P.A. Fabrication and characterization of fieldplated buried-gate SiC MESFETs. *IEEE Electron*. *Device Lett.* **2006**, *27*, 573–575. [CrossRef]
- Zhu, C.L.; Zhao, R.P. Dual-Channel 4H-SiC metal semiconductor field effect transistors. Solid State Electron. 2008, 51, 343–346. [CrossRef]
- 21. Singh, J. Semiconductor Devices: Basic Principles; John Wiley & Sons: New York, NY, USA, 2001.
- 22. Trew, R.J. High-Frequency solid-state electronic devices. IEEE Trans. Electron. Devices 2005, 52, 638-649. [CrossRef]
- 23. Kimoto, T.; Cooper, J.A. Fundamentals of Silicon Carbide Technology: Growth, Characterization, Devices, and Applications; John Wiley & Sons: Hoboken, NJ, USA, 2014.